# Impact of Frequency Anti-windup Limiter on Synchronization Stability of Grid Feeding Converter

Junru Chen, *Member*, *IEEE*, Chenchen Ge, Di Qiang, Hua Geng, *Fellow*, *IEEE*, Terence O'Donnell, *Senior Member*, *IEEE*, and Federico Milano, *Fellow*, *IEEE* 

Abstract—Loss of synchronization is one of the main issues for a grid-feeding converter in a weak grid after being subjected to a large disturbance. The synchronous transient is highly nonlinear due to phase movement and frequency limiters. However, none of the previous research has considered the anti-windup PI in the phase-locked loop, which is commonly implemented in reality and introduced as an additional nonlinear transient. This work provides a taxonomy to evaluate and compare the effect of different anti-windup PI limiters on synchronization stability, including clamping, back-calculation and combined method. Different anti-windup PI limiters allocate zeros and poles differently and have different impacts on damping and stability enhancement. A case study implemented in Matlab/Simulink serves to compare the trajectory of the converter phase and frequency using different anti-windup PI in the scenario of both with and without equilibrium points during the fault. Simulation results show that anti-windup PI limiters increase damping during the fault and thus improve the synchronization stability margin.

*Index Terms*—Frequency Limiter (FL), grid-following converter, Phase-Locked Loop (PLL), synchronization stability.

#### I. INTRODUCTION

### A. Motivation

power system in transition is migrating into higher penetration of the converter-interfaced generation (CIG), such as wind and photovoltaic generation, which introduces extra dynamics into a system and changes characteristics of the power system [1]. Replacement of the traditional synchronous generator to the converter-interfaced generation leads to reduction of the power system capability in response to the frequency dynamics. Grid frequency after the N-1 contingency

DOI: 10.17775/CSEEJPES.2022.06230

becomes more dynamic [2]. Meanwhile, a large number of these CIG plants locate to remote areas with long transmission lines, which weakens the power system and enlarges grid impedance [2]. In this regard, the definitions of power system stability have been recently revised and extended to include converter-driven stability [3]. Grid-following converter (GFL) is a common interface used in a generation, transmission and distribution system. Maintaining synchronization with the grid is a basic requirement for normal operation of the GFL, while in the presence of a fault, the GFLs should not disconnect from the grid but maintain a stable connection to avoid further contingencies [2]. However, in a weak grid, especially those with low short-circuit ratio (SCR) [4] and including lines with high R/X ratio [5], the GFL may lose its synchronization during a severe fault even if the fault ride through requirement is satisfied, and this instability may continue even after the fault is cleared [6], [7]. This synchronization instability related to the phase-locked loop (PLL) of the GFL has been identified as a particular issue of concern by the British transmission system operator (TSO) [8]. The North American Electric Reliability Corporation (NERC) also reported that loss of PLL synchronization is one of the main reasons for the trip of a 900-MW photovoltaic power plant in Southern California in 2016 after a grid fault [9]. In this context, synchronization stability analysis has attracted considerable attention [10]. However, all recent works neglect the frequency limiter (FL) in the PLL, which is generally applied in the PLL control loop in practice to avoid an excessive frequency mismatch with the grid. There are several different possible implementations of PI control limiters, each of which has different dynamics and introduces an extra nonlinear element to the GFL synchronism. To the best of our knowledge, the impact of the different PI limiters on the synchronization transient response of GFLs, as well as its stability, has received scarce attention so far. This paper aims at filling this gap.

#### B. Literature Review

Synchronization stability of the converter is similar to the angle-rotor stability of a synchronous machine, which is defined as the ability of the grid-tied converter to maintain synchronization after being subjected to a large disturbance [10]. In a strong grid, grid impedance which is negligible and voltage at the point of common coupling (PCC) is assumed to be fixed, the synchronization stability solely depends on the PLL control loop [11]. While in a weak grid with nonnegligible grid impedance, the PCC voltage couples to the grid

2096-0042 © 2022 CSEE. This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/).

Manuscript received September 13, 2022; revised December 9, 2022; accepted January 12, 2023. Date of online publication January 25, 2023; date of current version February 13, 2023. This work was supported in part by the National Natural Science Foundation of China (U2166601, U2066602) and the Science and Technology Department of Xinjiang under Grant No. 2021D01C086. Federico Milano is funded by Sustainable Energy Authority of Ireland (SEAI) by under project FRESLIPS, Grant No. RDD/00681.

J. R. Chen (corresponding author, email: junru.chen@xju.edu.cn; ORCID: https://orcid.org/0000-0001-6297-014X), C. C. Ge and D. Qiang are with the School of Electrical Engineering, Xinjiang University, Urumqi, China. J. R. Chen is also with the School of Electrical and Electronics Engineering, University College Dublin, Dublin, Ireland.

H. Geng is with the Department of Automation, Tsinghua University, Beijing, China.

T. O'Donnell and F. Milano are with the School of Electrical and Electronics Engineering, University College Dublin, Dublin, Ireland.

injection from the GFL, and this introduces a positive feedback to synchronism resulting in the possibility of synchronization instability [12]. To represent the effect of this positive feedback on the synchronous transients, a 2nd-order Quasi-Static Large-Signal (QSLS) model has been proposed [12]-[14]. Although the QSLS model neglects current transients which thus reduces its accuracy [15], inclusion of the feed-forward compensator in the GFL can ensure an effective use of the QSLS model for synchronization stability analysis [16]. Based on this model, reference [17] illustrated the equivalence of GFL synchronism to the electro-mechanism of a synchronous generator. Hence, the equal area criterion (EAC) method can be used for stability analysis [18], [19]. However, this method is applied under an assumption that the system is undamped, while GFL presents variable damping [4], [20]. To enhance assessment accuracy and estimate the stable region, the phase portrait [21], [22] and Lyapunov Theorem [23]–[25] have been used.

The references above assume that the PI controller in the PLL is continuous without a limiter, while in reality, to avoid a significant mismatch between the GFL and grid, FL is usually implemented. This FL is easily activated after a large disturbance. Our recent letter [26] considers such aspects and finds the FL in the PLL degrades synchronization stability if an equilibrium point exists during the fault, while it enhances if no equilibrium point existed. However, the work only considered a windup PI limiter, where the integrator keeps accumulating error during frequency saturation resulting in a larger time elapsing until desaturation and a larger transient phase. Hence, in practice, an anti-windup PI limiter is necessary. The anti-windup PI limiter includes extra nonlinear dynamics and complicates synchronization transients. Moreover, there are several different possible implementations of an anti-windup PI limiter [27], [28] and each of them can lead to substantially different dynamic responses [29]. For example, the clamping method based on a simple switch is recommended in IEEE standard 421.5-2016 [30], and the back-calculation includes a feedback loop to discharge integral accumulation [31]. An overview of modern anti-windup properties used in GFL current control is given in [29], [32]. However, no work before specifically analyzes the effect of anti-windup PI limiters on synchronization transients.

#### C. Contribution

Based on the QSLS model proposed in [12] and the taxonomy of PI limiters summarized in [29], this work provides a comprehensive analysis of the impact of different PI limiters on synchronization stability. The specific contributions of the paper are as follows.

- 1) To analyze characteristics of classical anti-windup PI limiters used in the PLL based on the transfer function.
- To provide a taxonomic analysis of different PI limiters on synchronization stability, especially on the dynamic trajectory of the GFL frequency and phase during both fault and recovery.
- To compare the effects of different anti-windup PI limiters with different settings on synchronization stability.

## D. Organization

The remainder of the paper is organized as follows: Section II reviews the taxonomy for PI limiters and analyzes their impact on synchronization stability based on transfer functions. Section III analyzes the effects of different antiwindup PI limiters on synchronous dynamics in different scenarios. Section IV compares, by means of simulations, performance of different anti-windup PI limiters with different settings on synchronization transients of the converters, while Section V draws the conclusion.

## II. PI CONTROLLERS IN PLL

Figure 1 shows the structure of a typical GFL, where the GFL synchronizes with the grid at the point of common coupling (PCC) via the synchronous reference frame PLL (SRF-PLL). Assuming the PCC voltage is the reference with the phase at 0 rad, then the PCC voltage in the q-axis  $v_q$  or the input of the PI controller in the PLL can be obtained in (1).

$$v_{\rm q} = r_{\rm g} i_{\rm q}^* + \omega l_{\rm g} i_{\rm d}^* - V_{\rm g} \sin(\delta) \tag{1}$$

where  $r_{\rm g}$  is grid resistance,  $l_{\rm g}$  is grid inductance,  $i_{\rm d}^*$ ,  $i_{\rm q}^*$  are the current reference in the synchronous frame,  $V_{\rm g}$  is grid voltage,  $\beta$  is the output of the PI controller,  $\omega$  is the GFL frequency,  $\Delta\omega$  is the transient frequency deviation of the GFL to grid frequency,  $\delta$  is the phase difference between the GFL and grid, of which value equals:

$$\frac{\mathrm{d}\delta}{\mathrm{d}t} = \Delta\omega \tag{2}$$

When the PLL achieves synchronization, the q-axis voltage  $(v_q)$  will be null in the fundamental frequency. As long as  $v_q$  is not zero, the integrator of the PI control accumulates the error. To restrict the error accumulated in the PI controller, and more importantly, to avoid an excessive frequency mismatch with the grid, a Frequency Limiter (FL) is normally implemented



along with the PI controller in the SRF-PLL. Assuming the current control transient of the GFL is negligible with respect to the synchronization stability analysis [16], (1), (2) and the PI controller represent the synchronization transients of the GFL and defines the QSLS model as shown in Fig. 2.



Fig. 2. Grid-following converter quasi-steady-state model.

In the strong grid with negligible grid impedance ( $r_g = l_g = 0$ ), GFL synchronism solely depends on the PLL, i.e., gridsynchronization loop; while in a weak grid with significant grid impedance, GFL output current on the grid impedance introduces a positive feedback into the synchronism, i.e. selfsynchronization loop. In a normal PLL operation, the increase in  $\delta$  can offset the effect of this positive feedback, while during a severe fault, if the phase  $\delta$  is over 90° while  $r_g i_q^* + \omega l_g i_d^*$ has not been neutralized, then a further increase in  $\delta$  leads to  $V_g \sin(\delta)$  reduction, which can never offset above positive feedback effect thus resulting in synchronization instability.

#### A. Taxonomy of PI Limiters

There exist several implementations of PI control limiters, which changes the transient response of the SRF-PLL. This section provides a brief review on various PI controllers as classified and summarized in Fig. 3.

### 1) PIO: Linear Model

If no limiter is considered, the PI model is a simple linear model, as follows:

$$\dot{\alpha} = K_i v_q$$

 $\Delta \omega = K_{\rm p} v_{\rm q} + \alpha \tag{3}$ 

where  $k_p$  and  $k_i$  are the PI coefficients;  $\alpha$  is the integral output. 2) *PII: Windup Limiter* 

The limiter includes a nonlinear transient in the PI control. A windup limiter only limits output  $\beta$  but leaves the integrator continuous as indicated below:

$$\Delta \omega = \begin{cases} \Delta \omega_{\rm m} & \text{if } \beta > \Delta \omega_{\rm m} \\ \beta & \text{if } -\Delta \omega_{\rm m} < \beta < \Delta \omega_{\rm m} \\ -\Delta \omega_{\rm m} & \text{if } \beta < -\Delta \omega_{\rm m} \end{cases}$$
$$\dot{\alpha}_{\rm PI1} = K_i v_{\rm q} \\ \beta = K_{\rm p} v_{\rm q} + \alpha \tag{4}$$

where  $\Delta \omega_{\rm m}$  is the limited value,  $\beta$  is the unsaturated PI controller output. During the saturation, the error is accumulated in the integrator and output  $\beta$  keeps rising, resulting in difficulty on desaturation.

#### 3) PI2: Anti-windup Limiter (Clamping)

The purpose of the anti-windup method is to avoid accumulation in the integral by modifying the value of  $\dot{\alpha}$  when the control output is saturated. Clamping or conditional integration is a widely used anti-windup method, especially in case of digital control systems, e.g., IEEE Standard 421.5-2016, which uses a simple switch to set the integral path  $\dot{\alpha}$  to be zero.

$$\dot{\alpha}_{\rm PI2} = \begin{cases} 0 & \text{if } \beta - \Delta \omega_{\rm m} \neq 0\\ K_i v_{\rm q} & \text{otherwise} \end{cases}$$
(5)

Note the integrator holds its value after the limitation is reached but it does not reset. Consequently, during desaturation, it still needs to discharge the integral accumulation.

# 4) PI3: Anti-Windup Limiter (Back-Calculation)

The back-calculation (or tracking anti-windup or anti-reset) windup method utilizes the difference between the limiter input and output as feedback to reduce the integral accumulation by modifying the expression of  $\dot{\alpha}$  as follows:

$$\dot{\alpha}_{\rm PI3} = K_i v_{\rm q} - K_{\rm s} K_i (\beta - \Delta \omega_{\rm m}) \tag{6}$$



where  $k_{\rm s}$  is the back-calculation coefficient in the feedback to counteract the error into the integrator and even discharge the integrator if  $|K_{\rm s}K_i(\beta - \Delta\omega_{\rm m})| > |K_iv_{\rm q}|$ .

This gain determines the performance of anti-windup; a proper coefficient enables better performance than the clamping, while an improper coefficient leads to worse results with no improvement at all.

5) PI4: Anti-Windup Limiter (Combined Clamping and Back-Calculation)

Combined clamping and back-calculation method combines the advantages of both methods. This is obtained with the following logic:

$$\dot{\alpha}_{\rm PI4} = \begin{cases} -K_{\rm s}K_i(\beta - \Delta\omega_{\rm m}) & \text{if } \beta - \Delta\omega \neq 0 \text{ and } v_{\rm q}\beta > 0\\ K_i v_{\rm q} & \text{otherwise} \end{cases}$$
(7)

In comparison with (5) and (6), if  $K_s$  is small and approaches zero, then the clamping function becomes dominant; while if  $K_s$  is large, then the back-calculation function becomes dominant.

The clamping method blocks the error of the integral while the back-calculation method reduces the input that contributes to the integral. If  $K_s$  is small, then  $|\dot{\alpha}_{\rm PI4}| < |\dot{\alpha}_{\rm PI2}| = 0 \le$  $|\dot{\alpha}_{\rm P3}| \le |\dot{\alpha}_{\rm P1}|$ ; while if  $K_s$  is large, then  $|\dot{\alpha}_{\rm PI4}| < |\dot{\alpha}_{\rm PI3}| \le$  $|\dot{\alpha}_{\rm P2}| = 0 \le |\dot{\alpha}_{\rm P1}|$ . Since PI4 combines clamping and backcalculation, it is expected to show the best performing antiwindup behavior.

Besides those outlined above, there are many other antiwindup methods based on extensions from PI2~PI4. The above methods are classical and are sufficient to represent the sensitive characteristics of all the others, therefore, the theoretical analysis in this paper is based on these models.

#### B. Transfer Function Analysis of Different PI Limiters

When the frequency is within the limits, the PLL shows a linear PI dynamic response, the characteristics of which have been well discussed in literature [4], [20], [33]. The interest of this paper is to analyze and compare the PLL dynamics using different PI limiters (PI1~PI4) during frequency saturation. The damping effect is one of the critical impacts on synchronous transients, which can be qualitatively inferred through the transfer function.

The FL breaks the PLL closed-control loop: after the FL, the dynamics from the phase movement and further PCC voltage are identical for PI1~PI4; before the FL, dynamics from the  $v_{\rm q}$  to  $\beta$  are different depending on their own technique. The dynamics of  $\beta$  dominate the process of desaturation and then the GFL response. Figure 4 shows the transfer functions of PI1~PI4 under the condition that the frequency is saturated at  $\Delta\omega_{\rm m}$ , where  $G_{\rm gfl}$  represents the transfer function from  $\Delta\omega_{\rm m}$  to  $v_{\rm q}$ .

In Fig. 4, except for PI2 which is  $1^{st}$  order, all others are of the  $2^{nd}$  order. For a fair comparison, all the transfer functions of PI1~PI4 are written in the format of a standard second order (8) and Table I compares their specific corresponding elements.

$$G_{\mathrm{PI}\{\blacksquare\}}(s) = \frac{K(s-z_1)(s-z_2)}{(s-p_1)(s-p_2)}$$
(8)



Fig. 4. Transfer function of the PI limiters.

TABLE I Comparison of the Transfer Function of Different PI Limiters

| PI limiter | PI1                               | PI2                               | PI3                               | PI4                               |
|------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|
| K          | $l_{\rm g} i_{\rm d}^* K_{\rm p}$ |
| $z_1$      | $V_{ m g}/i_{ m d}^*/L_{ m g}$    |
| $z_2$      | $-K_i/K_p$                        | 0                                 | $-K_i/K_p$                        | 0                                 |
| $p_1$      | 0                                 | 0                                 | 0                                 | 0                                 |
| $p_2$      | 0                                 | 0                                 | $-K_iK_s$                         | $-K_iK_s$                         |

Table I shows that K,  $z_1$ ,  $p_1$  are identical for PI1~PI4. The windup limiter PI1 has two poles at zero and presents a -2 dB/decade slope. The clamping method, PI2 and PI4 allocate a zero to the original in order to cancel a pole and make its transfer function become 1st order slowing down increase in  $\beta$ . The back-calculation method, PI3 and PI4 allocates the pole from the original to  $-K_iK_s$  slowing down the increase in  $\beta$ . The larger  $K_s$ , the larger the damping and the better the stability. Especially for PI4, one of its poles has been cancelled by the clamping part and another has been moved towards the lefthand side of the imaginary axis by the back-calculation part. Note that while the discussion, so far, has considered a linearized transfer function, the study of GFL synchronization stability is carried out in the remainder of this paper, as well as in the case study considering large perturbations and the fully-fledged nonlinear transient response of the converters.

# III. TAXONOMY OF PLL FREQUENCY PI-CONTROLLERS LIMITER IMPACT

After the occurrence of a fault and depending on its severity, GFL can show different dynamic responses. Figure 5 shows the trajectory of  $-v_{\rm q}$  vs. phase angle  $\delta$  for the pre-fault  $(V_{\rm g,0})$ and fault  $(V_{\rm g,f})$  grid voltage levels. In the scenario of a mild fault where the equilibrium point of the GFL still exists, the



Fig. 5. Classification of the synchronization stability with the fault scenarios. (a) Equilibrium Point exists. (b) Equilibrium point does not exist.

GFL would tend to converge to the stable point. While in the scenario of a severe fault where the equilibrium point disappears, the GFL would keep accelerating and become unstable if the fault is not cleared in time. Thus, analysis of the dynamic response of the GFL shall be classified according to the existence of the equilibrium point during the fault, where the critical fault voltage  $V_{g,c}$  can be easily computed from (1).

$$V_{\rm g,c} = r_{\rm g} i_{\rm q}^* + \omega l_{\rm g} i_{\rm d}^* \tag{9}$$

# A. Scenario 1: Equilibrium Point Existence

In this scenario, grid voltage sags, but its magnitude remains above  $V_{g,c}$ , i.e.,  $V_{g,f} \in [V_{g,c}V_{g,0})$ . There are two equilibrium points with a stable one at  $\delta_s = \arcsin \frac{r_g i_q^* + \omega_g l_g i_d^*}{V_{g,f}}$  and an unstable one at  $\delta_u = \pi - \arcsin \frac{r_g i_q^* + \omega_g l_g i_d^*}{V_{g,f}}$ . After the fault, GFL accelerates with  $\Delta \omega > 0$  and the phase increases. As long as  $\Delta \omega$  decelerates to 0 before the peak phase  $\delta_c$  exceeds  $\delta_u$ , the GFL will be stable, and its phase will move back to  $\delta_s$ . In other words,  $\delta_u$  is a critical point at the stability boundary. Based on the converter parameter used in the case studies in Section IV, as shown in Fig. 6(a) shows the stability boundary of PI0~PI4 in the phase portrait. The area of the upper stability region in a descending order is: PI4, PI3, PI2, PI0, PI1. Note, in this paper we are not specifically doing analysis on the stability boundary. Fig. 6(b) shows the process



Fig. 6. PI0~PI6 phase portrait in the scenario of equilibrium point existence. (a) Phase boundary. (b) Phase portrait.

of the phase moving from  $\delta_0$  to  $\delta_s$  during the fault, where the dotted line represents the corresponding stability boundary, which encircles a stable movement of the GFL. Since the PLL only experiences a normal PI during the desaturated frequency dropping from  $\Delta \omega_m$  to 0, the stability boundaries for all the PI controllers are identical. Hence, the phase at the limited frequency can be used to evaluate the PI effects on the synchronization stability, which refers to the critical time  $t_{\text{PI}\{\blacksquare\}}$  at  $\beta_{\text{PI}\{\blacksquare\}}(t_{\text{PI}\{\blacksquare\}}) = \Delta \omega_m$  in the time-domain diagram (see Fig. 7) that the shorter  $t_{\text{PI}\{\blacksquare\}}$  the better the stability margin.



Fig. 7. PI0~PI6 dynamics in the scenario of equilibrium point existence. (a) Frequency response. (b) Phase response.

Note that in Figs. 6 and 8,  $K_s$  is set to a large value, i.e.,  $|K_sK_i(\beta - \Delta\omega_m)| > |K_iv_q|$ , to ensure the discharge of the integrator from the back-calculation loop. As it can be deduced from (6) and (7), the larger the value of  $\beta$ , the larger the back-calculation and the quicker the desaturation. Moreover, PI3 and PI4 presents no boundary on the frequency deviation.

#### 1) PIO: No FL

Initially, the PLL works as the normal PI process with  $V_{\rm g} = V_{\rm g,0}$  and the phase  $\delta_0$  less than 90°. At the instant of the grid voltage sag to  $V_{\rm g,f}$ , only the proportional channel of the PI controller activates in Fig. 2. If the frequency is unlimited, i.e., PI0, then  $\Delta \omega$  and  $v_{\rm g}$  at  $t_{0+}$  would be:

$$\Delta\omega_{\rm PI0}(t_{0^+}) = \frac{K_{\rm p}(V_{\rm g,0} - V_{\rm g,f})\sin\delta_0}{1 - K_{\rm p}l_{\rm g}i_{\rm d}^*} \tag{10}$$

$$v_{\rm PI0,q}(t_{0^+}) = l_{\rm g} i_{\rm d}^* \Delta \omega_{\rm PI0}(t_{0^+}) + (V_{\rm g,0} - V_{\rm g,f}) \sin \delta_0 \quad (11)$$

where  $v_{\text{PI0},q}(t_{0^+})$  and  $\Delta \omega_{\text{PI0}}(t_{0^+})$  both are positive values. As the fault continues, the GFL dynamics would be:

$$v_{\rm PI0,q}(t) = l_{\rm g} i_{\rm d}^* \Delta \omega_{\rm PI0}(t) + V_{\rm g,0} \sin \delta_0 - V_{\rm g,f} \sin \left( \delta_0 + \int_{t_0}^t \Delta \omega_{\rm PI0}(t) dt \right)$$
(12)



Fig. 8.  $PI0 \sim PI6$  phase portrait in the scenario of no equilibrium point. (a) Phase boundary. (b) Phase portrait.

$$\Delta\omega_{\rm PI0}(t) = \beta_{\rm PI0}(t) = K_{\rm p} v_{\rm PI0,q}(t) + K_i \int_{t_0}^t v_{\rm PI0,q}(t) dt$$
(13)

Defining time  $t_{\rm PI0}$  as the time it takes for  $\beta_{\rm PI0}(t)$  to become less than  $\Delta \omega_{\rm m}$ , i.e.  $t_{\rm PI0} = \{t_{\rm PI0} | t_{\rm PI0} \in N^+, \beta_{\rm PI0}(t_{\rm PI0}) = \Delta \omega_{\rm m}\}$ . Since  $v_{\rm PI0,q}(t)$  is positive in the period of  $\beta_{\rm PI0}(t)$ decelerating to  $\Delta \omega_{\rm m}$ , the larger  $K_i$  the larger  $t_{\rm PI0}$  and the worse the synchronization stability.

## 2) PI1: Windup Limiter

When  $\Delta \omega_{\text{PI0}}(t_{0^+}) > \Delta \omega_{\text{m}}$ , PI1 limits its output at  $\Delta \omega_{\text{m}}$ . The feedback of the self-synchronization loop in Fig. 2 is limited and then for PI1~PI4 the unlimited frequency  $\beta_{\text{PI1}} \sim \beta_{\text{PI4}}$  at  $t_{0^+}$  would be equal and can be computed as:

$$\beta_{\rm PI1}(t_{0^+}) = K_{\rm p}(\Delta \omega_{\rm m} l_{\rm g} i_{\rm d}^* + (V_{\rm g,0} - V_{\rm g,f}) \sin \delta_0) \qquad (14)$$

Comparing (14) with (10), due to  $\Delta \omega_{\text{PI0}}(t_{0^+}) > \Delta \omega_{\text{m}}$ , it can be obtained that  $\Delta \omega_{\text{PI0}}(t_{0^+}) > \beta_{\text{PI1}}(t_{0^+}) > \Delta \omega_{\text{m}}$ . Since PI1 is in windup, with the integrator accumulating the error during the saturation then  $\beta_{\text{PI1}}$  would be:

$$v_{\rm PI1,q}(t) = l_{\rm g} i_{\rm d}^* \Delta \omega_{\rm m} + (V_{\rm g,0} - V_{\rm g,f} \cos(\Delta \omega_{\rm m} t)) \sin \delta_0 - V_{\rm g,f} \cos \delta_0 \sin(\Delta \omega_{\rm m} t)$$
(15)

$$\beta_{\rm PI1}(t) = K_{\rm p} v_{\rm PI1,q}(t) + K_i \int_{t_0}^t v_{\rm PI1,q}(t) dt$$
(16)

When  $\beta_{\text{PI1}}(t)$  becomes lower than  $\Delta \omega_{\text{m}}$  at  $t_{\text{PI1}}$ , i.e.  $t_{\text{PI1}} = \{t_{\text{PI1}} | t_{\text{PI1}} \in N^+, \beta_{\text{PI1}}(t_{\text{PI1}}) = \Delta \omega_{\text{m}}\}$ , the PI1 withdraws the

saturation. During the saturation, since PIO inputs a larger error than PI1, i.e.  $v_{\rm PI0,q} > v_{\rm PI1,q}$ , then after experiencing the same PI dynamics, PIO stabilizes faster than PI1, i.e.  $t_{\rm PI0} < t_{\rm PI1}$  as shown in Fig. 7. Therefore, the windup limiter worsens synchronization stability.

## 3) PI2: Anti-windup Limiter (Clamping)

In PI2, as long as  $\beta_{PI2}(t) > \Delta\omega_m$ , the integral part is switched off and the PLL works in the first-order mode (17) until  $t_{PI2} = \{t_{PI2} | t_{PI2} \in N^+, \beta_{PI2}(t_{PI2}) = k_p v_{PI2,q}(t_{PI2}) = \Delta\omega_m\}$ . Since the error is identical  $(v_{PI2,q}(t) = v_{PI1,q}(t))$ and  $\beta_{PI2}(t) < \beta_{PI1}(t)$ , PI2 desaturates faster than PI1, i.e.  $t_{PI2} < t_{PI1}$  as shown in Fig. 7.

$$\beta_{\rm PI2}(t) = K_{\rm p} v_{\rm PI2,q}(t) \tag{17}$$

When  $\beta_{\text{PI2}}(t)$  becomes lower than  $\Delta\omega_{\text{m}}$ , the integral channel is connected again and starts to accumulate the error. Normally,  $K_i$  is small and PI2 will work as a general PI process.  $t_{\text{PI2}}$  is independent of  $K_i$ . However, if  $K_i$  is very large, resulting in the error accumulation in I-control being faster than its reduction in P-control, i.e.  $K_{\text{p}}v_{\text{PI2},\text{q}}(t_{\text{PI2}} + \Delta t) < K_i \int_0^{\Delta t} v_{\text{PI2},\text{q}}(t) dt$ , then PI2 will be saturated again and  $\beta_{\text{PI2}}(t)$  will swing between saturation and  $K_{\text{p}}v_{\text{PI2},\text{q}}(t)$ , until the time  $t'_{\text{PI2}}$  the decrease in P-control becomes dominant, i.e.  $K_{\text{p}}v_{\text{PI2},\text{q}}(t'_{\text{PI2}}) + K_i \int_{t_{\text{PI2}}}^{t'_{\text{PI2}}} v_{\text{PI2},\text{q}}(t) dt = \Delta\omega_{\text{m}}$ . Note,  $t_{\text{PI2}} < t'_{\text{PI2}} < t_{\text{PI1}}$ .

# 4) PI3: Anti-Windup Limiter (Back-Calculation)

PI3 uses the exceeded frequency  $(\beta_{\rm PI3}(t) - \Delta \omega_{\rm m})$  to lower the error input in the integral channel during the saturation. Hence, its anti-windup performance depends on  $K_{\rm s}$ .

$$\beta_{\rm PI3}(t) = K_{\rm p} v_{\rm PI3,q}(t) + K_{\rm s} \int_{t_0}^t (v_{\rm PI3,q}(t) - K_{\rm s} (\beta_3(t) - \Delta \omega_{\rm m})) \,\mathrm{d}t \quad (18)$$

If  $K_{\rm s}$  approaches zero, due to  $v_{{\rm PI3},{\rm q}}(t) = v_{{\rm PI1},{\rm q}}(t)$ , then it has similar performance with PI1 as can be seen from a comparison between (18) and (13); if  $K_{\rm s}$  approaches  $v_{{\rm PI3},{\rm q}}(t)/(\beta_{{\rm PI3}}(t) - \Delta\omega_{\rm m})$ , then it has similar performance with PI2 since  $K_{\rm s}$  exactly cancels the integral accumulation; if  $K_{\rm s}$  is greater than  $v_{{\rm PI3},{\rm q}}(t)/(\beta_3(t) - \Delta\omega_{\rm m})$  and approaching infinity,  $K_{\rm s}$  turns the integrator to negative and speeds the desaturation. Regardless of the numerical issue,  $\lim_{t \to t_0^+} \beta_{{\rm PI3}}(t)$  can be reduced to  $\Delta\omega_{\rm m}$ . Thus,  $t_{{\rm PI3}} < t_{{\rm PI2}}$  as shown in Fig. 7.

5) PI4: Anti-Windup Limiter (Combined Clamping and Back-Calculation)

The combined method PI4, on the one hand blocks the error input to the integral, and on another hand feeds the exceeded frequency into the integral to lower the value from the proportional channel.

$$\beta_{\rm PI4}(t) = K_{\rm p} v_{\rm PI4,q}(t) - K_i \int_{t_0}^t \left( K_{\rm s}(\beta_{\rm PI4}(t) - \Delta\omega_{\rm m}) \right) dt$$
(19)

Thus, even  $K_s$  approaches zero, PI4 has a similar performance with PI2 but not PI1. With  $K_s$  increasing, PI4's performance would be similar with PI3, but its value of  $\beta_{\text{PI4}}(t)$ is lower, about  $K_i \int_{t_0}^t v_{\text{PI3},q}(t) dt$ , as can be seen by comparing (19) and (18). Thus,  $t_{\text{PI4}} < t_{\text{PI3}}$  as shown in Fig. 7. Since the integral part  $-K_i \int_{t_0}^{t_{\text{PI4}}} (K_{\text{s}}(\beta_{\text{PI4}}(t) - \Delta \omega_{\text{m}})) dt$  is less than zero at the instant of withdrawal of the limitation, then unlike PI2, PI4 will not swing but directly go into the normal PI process.

#### B. Scenario 2: No Equilibrium Point

In this scenario, grid voltage sags below  $V_{
m g,c}$ , i.e.  $V_{
m g,f} \in$  $[0V_{g,c})$ . There is no equilibrium point. As shown in Fig. 5,  $v_{\rm q} < 0$  all the time during the fault, the GFL keep accelerating. Then during the fault PI1-PI4 has the same performance as shown in Fig. 9, while PIO presents a quick increase in the phase and in frequency. However, after the fault clearance, since PI1-PI4 use different techniques on the PI controller, their responses during recovery would be different and this raises the question whether their operating point can move back to the stable point. Fig. 8(a) shows the stability boundaries of the PIO-PI4 at the post-fault with  $\delta_{\rm u}=2.82$  rad, where the area of the upper stability region in a descending order is: PI3, PI4, PI0, PI2, PI1. Fig. 8(b) shows the process of the phase moving from  $\delta_{\rm s}$  to  $\delta_c$  at the instant of the fault clearance and back to  $\delta_{\rm s}$  after, where the dashed line represents the corresponding stability boundary, and the dotted line represents  $\beta(\delta)$ . When the fault cleaning angle  $\delta_c$  closes to  $\delta_{\rm u}$ , for a stable trajectory after fault clearance, GFL has to decelerate ( $\Delta \omega < 0$ ). Since the fault cleaning angle for PI1-PI4 at the same fault cleaning time  $t_c$  would be identical, frequency  $\beta_{\text{PI}\{\blacksquare\}}$  at the fault cleaning time  $(\Delta \omega_{\text{PI}\{\blacksquare\}}(t_c))$  can be used to evaluate the effects of different PI controllers on synchronization stability that the negatively larger  $\beta_{\text{PI}\{\blacksquare\}}$  the better the stability margin.

#### 1) PIO: No FL

β

Assuming the fault is cleared at  $t_c$ , the frequency of PI0 would instantly change to be:

$$v_{\mathrm{PI0,q}}(t_{c^+}) = l_{\mathrm{g}} i_{\mathrm{d}}^* \Delta \omega_0(t_c) + V_{\mathrm{g,0}} \sin(\delta_0) - V_{\mathrm{g,0}} \sin\left(\delta_0 + \int_{t_0}^{t_c} \Delta \omega_{\mathrm{PI0,q}}(t) \mathrm{d}t\right)$$
(20)

$$PIO(t_{c^+}) = \Delta\omega_{PIO}(t_c)$$
$$= K_{\rm p} v_{\rm PIO,q}(t_c) + K_i \int_{t_0}^{t_c} v_{\rm PIO,q}(t) dt \qquad (21)$$

After fault clearance, for stable operation,  $v_{\rm PI0,q}(t_c)$  must be negative to reduce the  $\omega_{\rm PI0}(t)$  and enforce the phase moving back.

# 2) PI1: Windup Limiter

ı

Although  $\Delta \omega_{\rm PI1}(t)$  is bounded by the limiter, the lack of an anti-windup mechanism results in  $\beta_{\rm PI1}(t)$  increasing during the fault. At the instant of fault clearance, the voltage becomes:

$$\begin{aligned}
\psi_{\mathrm{PI1,q}}(t_{c^+}) &= -l_{\mathrm{g}} i_{\mathrm{d}}^* \Delta \omega_{\mathrm{m}} + V_{\mathrm{g},0} \sin(\delta_0) \\
&- V_{\mathrm{g},0} \sin(\delta_0 + \Delta \omega_{\mathrm{m}} t_c)
\end{aligned} \tag{22}$$

Since  $\delta_{\rm u} > (\delta_0 + \Delta \omega_{\rm m} t_c) > \delta_0$  and  $t_c < \frac{\delta_{\rm u} - \delta_0}{\Delta \omega_{\rm m}}$  for stable operation,  $t_c$  would be very small and  $|K_{\rm p} v_{{\rm PI1},{\rm q}}(t_{c^+})| > K_i \int_{t_0}^{t_c} v_{{\rm PI1},{\rm q}}(t) dt$ . Then,  $\beta_{{\rm PI1},{\rm q}}(t_{c^+}) \ll 0$  and  $\Delta \omega_{{\rm PI1},{\rm q}}(t)$  turns to be inversely saturated at  $-\Delta \omega_{\rm m}$ . Therefore, after fault clearance, the phase linearly decreases at the rate of  $-\Delta \omega_{\rm m}$ , and the q-axis voltage negatively decreases approaching zero.



Fig. 9. PI0~PI6 dynamics in the scenario of no equilibrium point. (a) Frequency response. (b) Phase response.

Until  $t_{\text{PI1}} = \{t_{\text{PI1}} | t_{\text{PI1}} \in N^+, \beta_{\text{PI1}}(t_c + t_{\text{PI1}}) = -\Delta\omega_{\text{m}}\},$ PI1 returns to work as the normal PI process.

Since  $\int_{t_0}^{t_c} \Delta \omega_{\text{PI0},q}(t) dt > \Delta \omega_{\text{m}} t_c$  the error accumulated in PI0 is greater than in PI1, then  $\beta_{\text{PI1},q}(t_{c^+}) < \beta_{\text{PI0},q}(t_{c^+})$  and PI1 presents a higher stability.

# 3) PI2: Anti-windup Limiter (Clamping)

At the instant of the fault clearance, PI2 presents the same phase as PI1 i.e.,  $v_{\text{PI2},q}(t_{c^+}) = v_{\text{PI1},q}(t_{c^+})$ . However, on the one hand, since the integral of PI2 did not positively accumulate the error during the fault,  $\beta_{\text{PI2}}(t_{c^+}) < \beta_{\text{PI1}}(t_{c^+})$ and thus PI2 presents a higher stability than PI1; on the other hand, since after fault clearance the frequency is saturated, PI2 still works on 1<sup>st</sup>-order as indicated in (23) so it desaturates faster as shown in Fig. 9, i.e.  $t_{\text{PI2}} < t_{\text{PI1}}$ . Note, before  $t_{\text{PI2}}$ , PI2 presents an exact performance similar to PI1 in terms of voltage and phase.

$$\beta_{\rm PI2}(t_c+t) = K_{\rm p} v_{\rm PI2,q}(t_c+t) \tag{23}$$

#### 4) PI3: Anti-Windup Limiter (Back-Calculation)

As explained before, performance of PI3 depends on its back-calculation coefficient  $K_{\rm s}$ . Referring to (18), after fault clearance, frequency  $\beta_{\rm PI3}$  would be as (24):

$$\beta_{\rm PI3}(t_c + t) = K_{\rm p} v_{\rm PI3,q}(t_c + t) + K_i \int_{t_0}^{t_{\rm ccr}} (v_{\rm PI3,q}(t) - K_{\rm s} \left(\beta_{\rm PI3}(t_c) - \Delta\omega_{\rm m}\right)) \,\mathrm{d}t + K_i \int_{t_c}^{t} (v_{\rm PI3,q}(t_c + t) - K_{\rm s} \left(\beta_{\rm PI3}(t_c + t) + \Delta\omega_{\rm m}\right)) \,\mathrm{d}t$$
(24)

The larger  $K_s$ , the larger the damping. During the fault, PI3 slows down the phase change, thus enhancing stability, while

during recovery, it slows down the phase moving back to the initial value.

During the fault,  $v_{\text{PI3},q}(t)$  is positive and the backcalculation loop introduces a negative value to lower the integral; while during the recovery,  $v_q(t)$  is negative and backcalculation loop introduces a positive value to increase the integral. When  $K_s$  approaches  $v_{\text{PI3},q}(t_c + t)/(\beta_{\text{PI3}}(t_c + t) + \Delta\omega_m)$ , PI3 has a similar response with PI2 during recovery. Since  $\frac{v_{\text{PI3},q}(t_c+t)}{\beta_{\text{PI3}}(t_c+t)+\Delta\omega_m} < \frac{v_{\text{PI3},q}(t)}{\beta_{3}(t)-\Delta\omega_m}$ , if PI3 is adjusted to have the same performance as PI2 during the fault, then its settling time would be longer during the recovery.

# 5) PI4: Anti-Windup Limiter (Combined Clamping and Back-Calculation)

PI4 has the best anti-windup ability amongst PI2-PI4. If there is an equilibrium point during the fault, PI4 can help slow down the phase movement and improve stability. While during the recovery process in the scenario of a non-equilibrium point, PI4 presents a higher value than PI3 in the integral for the same  $K_s$ , thus, it behaves as stronger damping than PI3 and prolongs the settling time as shown in Fig. 9.

$$\beta_{\rm PI4}(t_c) = K_{\rm p} v_{\rm PI4,q}(t_c) - K_i K_{\rm s} \int_{t_0}^{t_c} \left(\beta_{\rm PI4}(t_c) - \Delta\omega_{\rm m}\right) \mathrm{d}t \qquad (25)$$

During the fault, PI4 accumulates negative errors in its integral so that  $\beta_{\text{PI4}}(t_c) < \beta_{\text{PI1}}(t_c)$  and  $\beta_{\text{PI4}}(t_c) < \beta_{\text{PI3}}(t_c)$  in comparison (25) with (22) and (24). Therefore, although PI4

may stabilize more slowly, it would have the best performance amongst all the PI limiters.

### IV. CASE STUDY

A time-domain EMT simulation solved in Matlab/Simulink serves to verify the comparative analysis on the impact of different anti-wind PI limiters on synchronization stability. A 10 kV, 1 MW grid-feeding converter connected to a 50 Hz grid through an 0.38 pu L-filter and an  $l_{\rm g} = 0.31$  pu,  $r_{\rm g} = 0.01$  pu grid impedance is discussed as shown in Fig. 1. The converter setpoint is  $i_{\rm q}^* = 0.95$  pu;  $i_{\rm q}^* = 0.4$  pu. The PLL frequency is limited in a range of 50±3 Hz,  $\Delta\omega_{\rm m} = \pm 6\pi$  rad/s and its basic PI parameters  $K_{\rm p}/K_i$  are 0.022/0.392 pu. A feed-forward compensator of the PCC voltage is implemented in the converter current control, for which the PI parameters are 12/2.4 pu. The critical grid voltage is that the existence of a post-fault equilibrium point is  $V_{\rm g,c} = 0.31$  pu. There are two scenarios under consideration corresponding to existence of the equilibrium point during the fault.

#### A. Scenario 1

This scenario considers the grid voltage sag  $V_{\rm g,f}$  to be 0.36 pu at 5 s. The initial phase  $\delta_0$  is 0.32 rad. After the fault occurrence, there are two equilibrium points with  $\delta_{\rm s} = 1.06$  rad and  $\delta_{\rm u} = 2.08$  rad.

Figure 10 compares the transient response of the PLL using PI0~PI2 with different values of the  $K_i$  coefficient, where the dashed line in the figure of  $\Delta \omega$  presents  $\beta_{\text{PI}[\blacksquare]}$ . In the case



Fig. 10. PI0~PI2 comparison in Scenario 1 with  $K_i$  increasing. (a)  $K_i = 0.$  (b)  $K_i = 0.58$ . (c)  $K_i = 1.18$ .

of a low  $K_i$  or even no integral part as shown in Fig. 10(a), the PLL works as the 1<sup>st</sup> order process and the mechanism of PI1 would be equivalent to that of PI2. Because the error feedback is limited by the FL, PIO stabilizes faster than PI1 and PI2. With  $K_i$  increasing as shown in Fig. 10(b), as expected, PI1 desaturates slower than PI0 and because of this,  $\beta_{PI2}$ fails to decrease to zero before its phase exceeds  $\delta_{\rm u}$  thus resulting in loss of synchronization. In the case of a large  $K_i$ as shown in Fig. 10(c), PI0 loses synchronization stability due to a significant error accumulated in the integral increasing  $\beta_{\rm PI1}$ . Due to no error accumulating in PI2, it can stabilize at  $\delta_s$  irrespective of the value of  $K_i$ . Since the frequency of PI2 is limited from the instant of the fault occurrence, its desaturation process in all  $K_i$  cases are identical. It is noticed that in the case of  $K_i = 1.18$ , because  $K_{\rm p}v_{\rm PI2,q}(t_{\rm PI2} + \Delta t)$ is less than  $K_i \int_0^{\Delta t} v_{\text{PI2},q}(t) dt$ ,  $\beta_{\text{PI2}}$  swings around  $\Delta \omega$  and prolongs desaturation time from  $t_{PI2}$  to  $t'_{PI2}$  in comparison with other cases.

Figure 11 compares the transient response of the PLL using PI1~PI3 for different values of  $K_s$  coefficient. At the instant of the fault,  $\beta_{PI\{\blacksquare\}}(t_0^+)$  is identical for the PI with FL. As expected, performance of PI3 depends on  $K_s$ . If  $K_s = 0$ , PI3 loses the back-calculation loop and its mechanism fundamentally is similar with PI1. By the means of tuning  $K_s$  to cancel the error input, PI3 could have the same performance as PI2. A larger  $K_s$  can help desaturate even from the beginning of the saturation as the green line in Fig. 10, thus it improves stability.

Figure 12 compares the transient response of the PLL using PI3~PI4 for different values of  $K_s$  coefficient. PI4 can avoid instability from the error accumulating in the integral during the saturation so that it presents better performance in the case of a low  $K_s$  and a quick desaturation in the case of a mild  $K_s$ . Of course, if  $K_s$  is large enough and the back-calculation becomes dominant, PI4 would have a similar performance with PI3.

## B. Scenario 2

This scenario considers the grid voltage sag  $V_{g,f}$  to 0.15 pu at 5 s. The initial phase  $\delta_0$  is 0.32 rad. After the fault occurrence, there is no equilibrium point.

Figure 13 compares the transient response of the PLL using PI0~PI2 under different  $K_i$  coefficients and fault cleaning times  $t_c$ . In this scenario, PI1 has better synchronization stability than PIO in that the FL restricts the phase and further increasing of  $\beta_{PI\{\blacksquare\}}$  as shown in Fig. 13(a). Thus, after fault clearance,  $\beta_{\rm PI1}$  turns to be negative decelerating the GFL while  $\Delta \omega_{\rm PI0}$  is still positive resulting in loss of synchronization. PI1 has the windup limiter and error accumulation in the integral is related to the  $K_i$  coefficient and the cleaning time  $t_c$ . Hence, the higher  $K_i$  coefficient, the longer cleaning time  $t_c$ , the lower synchronization stability. Due to switch-off of the integral during saturation, the dynamic response of PI2 is insensitive to the  $K_i$  coefficient as shown in Fig. 13(b). Moreover,  $\beta_{PI2}$  is only a sinusoidal function of phase that decreases during the fault. This makes PI2 tolerate a longer fault cleaning time as shown in Fig. 13(c).

Figure 14 compares the transient response of the PLL using PI2 and PI3 for different values of  $K_{\rm s}$  coefficient. In this scenario, when  $K_{\rm s}$  is tuned to present the same response during the fault, it presents higher damping and quick desaturation during recovery. As expected, increase in  $K_{\rm s}$  negatively increases  $\beta_{\rm PI3}(t_c^+)$  and enhances synchronization stability but this action also increases GFL damping and prolongs the settling time. Particularly, when  $K_{\rm s}$  is large enough, PI3 can instantly desaturate at the instant of both fault occurrence and clearance.

Figure 15 compares the transient response of the PLL using PI3 and PI4 for different values of  $K_s$  coefficient. PI4 desaturates faster than PI3 so at the instant of the fault clearance, it has a lower  $\beta(t_c^+)$  but presents a higher damping after.



Fig. 11. PI1 $\sim$ PI3 comparison in Scenario 1 with  $K_s$  increasing.



Fig. 12. PI3~PI4 comparison in Scenario 1 K<sub>s</sub> increasing.



Fig. 13. Comparison of PI1~PI3 in Scenario 2 with different  $K_i$  and  $t_c$ . (a)  $K_i = 0.58$ ,  $t_c = 0.1$  s. (b)  $K_i = 1.18$ ,  $t_c = 0.1$  s. (c)  $K_i = 0.58$ ,  $t_c = 0.12$  s.





Fig. 15. Comparison of PI3 and PI4 in Scenario 2 with different  $K_{\rm s}$ .

# V. CONCLUSION

This paper analyses and compares the mechanism of synchronization stability caused by different frequency limiters in the PLL. The main conclusions can be drawn as follows: 1) A windup limiter supresses the phase change in the GFL. This action enlarges the error feeding back into the PLL during deceleration. In scenarios for which an equilibrium point exists, this deceleration leads to a slower PLL frequency stabilization and reduces the stability margin. On the other

5.3

hand, for scenarios for which no equilibrium point exists, the windup limiter reduces the error feeding into the PLL during acceleration. This leads to a lower frequency change and to a higher stability margin.

2) The clamping method removes a pole at the origin, whereas the back-calculation moves this pole negative. These actions increase the damping of the GFL and reduce the change rate of the PLL integral channel  $\dot{\alpha}$ , thus resulting in a short peak phase  $\delta_c$  and a large motion back to the stable equilibrium point. Both the clamping and the back-calculation methods thus, have the effect of improving the synchronization stability margin.

3) Dynamics of the clamping method is mainly related to fault clearingtime, whereas that of back-calculation is related to the  $K_s$  coefficient. The larger the  $K_s$  value, the larger the damping and faster the desaturation. The effect of the  $K_s$  value is thus to reduce the settling time in the scenarios for which an equilibrium point exists, and to increase settling time in the other scenarios.

An interesting consequence of the effect of anti-windup limiters, namely, increase of the damping is that it makes the equal area criterion not reliable to determine stability of GFLs. The stability assessment of GFL becomes, thus, more involved if anti-windup limiters are included. The authors aim at solving this issue in future works.

#### REFERENCES

- L. S. Xiong, X. K. Liu, Y. H. Liu, and F. Zhuo, "Modeling and Stability Issues of Voltage-source Converter-dominated Power Systems: A Review," *CSEE Journal of Power and Energy Systems*, vol. 8, no. 6, pp. 1530–1549, Nov. 2022.
- [2] B. Kroposki, B. Johnson, Y. C. Zhang, V. Gevorgian, P. Denholm, B. M. Hodge, and B. Hannegan, "Achieving a 100% renewable grid: operating electric power systems with extremely high levels of variable renewable energy," *IEEE Power and Energy Magazine*, vol. 15, no. 2, pp. 61–73, Mar.–Apr. 2017.
- [3] N. Hatziargyriou, J. Milanovic, C. Rahmann, V. Ajjarapu, C. Canizares, I. Erlich, D. Hill, I. Hiskens, I. Kamwa, B. Pal, P. Pourbeik, J. Sanchez-Gasca, A. Stankovic, T. van Cutsem, V. Vittal, and C. Vournas, "Definition and classification of power system stability – revisited & extended," *IEEE Transactions on Power Systems*, vol. 36, no. 4, pp. 3271–3281, Jul. 2021.
- [4] J. T. Zhao, M. Huang, and X. M. Zha, "Nonlinear analysis of PLL damping characteristics in weak-grid-tied inverters," *IEEE Transactions* on Circuits and Systems II: Express Briefs, vol. 67, no. 11, pp. 2752– 2756, Nov. 2020.
- [5] J. R. Chen, M. Y. Liu, T. O'Donnell, and F. Milano, "On the synchronization stability of converters connected to weak resistive grids," in *Proceedings of 2021 IEEE Power & Energy Society General Meeting*, 2021, pp. 1–5.
- [6] Ö. Göksu, R. Teodorescu, C. L. Bak, F. Iov, and P. C. Kjær, "Instability of wind turbine converters during current injection to low voltage grid faults and PLL frequency based stability solution," *IEEE Transactions* on Power Systems, vol. 29, no. 4, pp. 1683–1691, Jul. 2014.
- [7] Y. S. Liu, M. Huang, X. M. Zha and H. H. -C. Iu, "Stability analysis of PLL influenced by control loops in grid-connected converters under fault disturbance" *CSEE Journal of Power and Energy Systems*, vol. 6, no. 2, pp. 239–248, Jun. 2020.
- [8] "Performance of phase-locked loop based converters," National Grid, London, UK, 2017.
- [9] NERC, "1200 MW fault induced solar photovoltaic resource interruption disturbance report: southern California 8/16/2016 event," NERC, Atlanta, Jun. 20, 2017.

- [10] M. G. Taul, X. F. Wang, P. Davari, and F. Blaabjerg, "An overview of assessment methods for synchronization stability of grid-connected converters under severe symmetrical grid faults," *IEEE Transactions on Power Electronics*, vol. 34, no. 10, pp. 9655–9670, Oct. 2019.
- [11] S. Golestan, J. M. Guerrero, and J. C. Vasquez, "Three-phase PLLs: a review of recent advances," *IEEE Transactions on Power Electronics*, vol. 32, no. 3, pp. 1894–1907, Mar. 2017.
- [12] D. Dong, B. Wen, D. Boroyevich, P. Mattavelli, and Y. S. Xue, "Analysis of phase-locked loop low-frequency stability in three-phase grid-connected power converters considering impedance interactions," *IEEE Transactions on Industrial Electronics*, vol. 62, no. 1, pp. 310– 321, Jan. 2015.
- [13] M. G. Taul, X. F. Wang, P. Davari, and F. Blaabjerg, "Reduced-order and aggregated modeling of large-signal synchronization stability for multiconverter systems," *IEEE Journal of Emerging and Selected Topics* in *Power Electronics*, vol. 9, no. 3, pp. 3150–3165, Jun. 2021.
- [14] M. G. Taul, S. Golestan, X. F. Wang, P. Davari, and F. Blaabjerg, "Modeling of converter synchronization stability under grid faults: the general case," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 10, no. 3, pp. 2790–2804, Jun. 2022.
- [15] J. R. Chen, M. Y. Liu, T. O'Donnell, and F. Milano, "Impact of current transients on the synchronization stability assessment of gridfeeding converters," *IEEE Transactions on Power Systems*, vol. 35, no. 5, pp. 4131–4134, Sep. 2020.
- [16] J. Chen, C. Ge, and H. Ye, "Impact of the feed-forward compensation on the synchronization stability," in *Proceedings of the 10th Renewable Power Generation Conference*, 2021, pp. 218–224.
- [17] Q. Hu, L. J. Fu, F. Ma, and F. Ji, "Large signal synchronizing instability of PLL-based VSC connected to weak AC grid," *IEEE Transactions on Power Systems*, vol. 34, no. 4, pp. 3220–3229, Jul. 2019.
- [18] X. Q. He, H. Geng, J. B. Xi, and J. M. Guerrero, "Resynchronization analysis and improvement of grid-connected VSCs during grid faults," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 9, no. 1, pp. 438–450, Feb. 2021.
- [19] X. Q. He, H. Geng, R. Q. Li, and B. C. Pal, "Transient stability analysis and enhancement of renewable energy conversion system during LVRT," *IEEE Transactions on Sustainable Energy*, vol. 11, no. 3, pp. 1612–1623, Jul. 2020.
- [20] Y. Liu, J. Yao, J. X. Pei, Y. Zhao, P. Sun, D. Y. Zeng, and S. Y. Chen, "Transient stability enhancement control strategy based on improved PLL for grid connected VSC during severe grid fault," *IEEE Transactions on Energy Conversion*, vol. 36, no. 1, pp. 218–229, Mar. 2021.
- [21] H. Wu and X. F. Wang, "Design-oriented transient stability analysis of PLL-synchronized voltage-source converters," *IEEE Transactions on Power Electronics*, vol. 35, no. 4, pp. 3573–3589, Apr. 2020.
- [22] Y. B. Li, X. F. Wang, J. B. Guo, H. Wu, B. Zhao, S. S. Wang, G. L. Wu, and T. Z. Wang, "PLL synchronization stability analysis of MMC-connected wind farms under high-impedance AC faults," *IEEE Transactions on Power Systems*, vol. 36, no. 3, pp. 2251–2261, May 2021.
- [23] M. Z. Mansour, S. P. Me, S. Hadavi, B. Badrzadeh, A. Karimi, and B. Bahrani, "Nonlinear transient stability analysis of phased-locked loop-based grid-following voltage-source converters using Lyapunov's direct method," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 10, no. 3, pp. 2699–2709, Jun. 2022.
- [24] Z. Q. Zhang, R. Schuerhuber, L. Fickert, K. Friedl, G. C. Chen, and Y. M. Zhang, "Domain of attraction's estimation for grid connected converters with phase-locked loop," *IEEE Transactions on Power Systems*, vol. 37, no. 2, pp. 1351–1362, Mar. 2022.
- [25] Y. Zhang, C. Zhang, and X. Cai, "Large-signal grid-synchronization stability analysis of PLL-based VSCs using lyapunov's direct method," *IEEE Transactions on Power Systems*, vol. 37, no. 1, pp. 788–791, Jan. 2022.
- [26] J. R. Chen, M. Y. Liu, H. Geng, T. O'Donnell, and F. Milano, "Impact of PLL frequency limiter on synchronization stability of grid feeding converter," *IEEE Transactions on Power Systems*, vol. 37, no. 3, pp. 2487–2490, May 2022.
- [27] K. J. Åström and T. Hägglund, Advanced PID Control, Research Triangle Park: ISA—The Instrumentation, Systems and Automation Society, 2006.
- [28] A. H. Glattfelder and W. Schaufelberger, Control Systems with Input and Output Constraints, London: Springer, 2003.

- [29] M. A. A. Murad and F. Milano, "Modeling and simulation of PIcontrollers limiters for the dynamic analysis of VSC-based devices," *IEEE Transactions on Power Systems*, vol. 34, no. 5, pp. 3921–3930, Sep. 2019.
- [30] IEEE Recommended Practice for Excitation System Models for Power System Stability Studies, 421.5–2016, 2016.
- [31] J. K. Fang, W. Yao, Z. Chen, J. Y. Wen, and S. J. Cheng, "Design of anti-windup compensator for energy storage-based damping controller to enhance power system stability," *IEEE Transactions on Power Systems*, vol. 29, no. 3, pp. 1175–1185, May 2014.
- [32] S. Tarbouriech and M. Turner, "Anti-windup design: an overview of some recent advances and open problems," *IET Control Theory & Application*, vol. 3, no. 1, pp. 1–19, Jan. 2009.
- [33] Y. J. Li and Z. C. Du, "Stabilizing condition of grid-connected VSC as affected by phase locked loop (PLL)," *IEEE Transactions on Power Delivery*, vol. 37, no. 2, pp. 1336–1339, Apr. 2022.



Hua Geng (S'07–M'10–SM'14–F'21) received the B.S. degree in Electrical Engineering from Huazhong University of Science and Technology, Wuhan, China, in 2003 and the Ph.D. degree in Control Theory and Application from Tsinghua University, Beijing, China, in 2008. From 2008 to 2010, he was a Postdoctoral Research Fellow with the Department of Electrical and Computer Engineering, Ryerson University, Toronto, ON, Canada. He joined Automation Department of Tsinghua University in June 2010 and is currently a full professor. His

current research interests include advanced control on power electronics and renewable energy conversion systems. He has authored more than 200 technical publications and holds more than 30 issued Chinese/US patents. He is the editors of IEEE Trans. on Energy Conversion and IEEE Trans. on Sustainable Energy, associate editors of IEEE Trans. on Industry Applications, IET Renewable Power Generation, Control Engineering Practice. He served as general chair, co-chair, track chair and session chair of several IEEE conferences. He is an IEEE Fellow and an IET Fellow, convener of the modeling working group in IEC SC 8A.



Junru Chen (S'17–M'19) received the Ph.D. degree in Electrical and Electronics Engineering in 2019 and the ME Electrical Energy Engineering in 2016 both from University College Dublin, Dublin, Ireland. He was a Senior Researcher in University College Dublin and visiting scholar in Aalborg University, Denmark in 2020. Since 2020 he is an Associate Professor at Xinjiang University, China. His current research interests include power electronics control, modeling, stability and application.



Terence O'Donnell (M'95–SM'20) is an Associate Professor in the School of Electrical and Electronic Engineering, University College Dublin. He is a principle investigator within the UCD Energy Institute where his research interests are focused on the use of power electronics converters in power systems, and in particular, on the interfacing of power electronics to the grid. Specific interests include the grid applications of solid-state transformers, the control of converters for distributed energy resources and the use of power hardware in the loop test-





**Chenchen Ge** received the B.Sc. degree in Electrical Engineering from the Shaanxi University of Technology, China. He is currently pursuing the M.Sc. degree in Electrical Engineering at the Xinjiang University, China. His current research interests include power system modeling and simulation technology in multi-time scale, synchronization and control technology.



lity analysis.

Federico Milano (SM'09–F'16) received the M.E. and Ph.D. degrees in Electrical Engineering in 1999 and 2003, from the University of Genoa, Italy, respectively. From 2001 to 2002, he was with the University of Waterloo, Canada. From 2003 to 2013, he was with the University of Castilla-La Mancha, Spain. In 2013, he joined the University College Dublin, Ireland, where he is currently Professor of Power Systems Control and Protections and Head of Electrical Engineering. His research interests include power systems modeling, control and stabi-



Qiang Di received the M.E. degree in the Electrical Engineering in 2018 from Xinjiang University, China. Since 2019 he is a Laboratory technician at Xinjiang University, China. His current research interests include renewable energy generation and grid connection technology and power system fault diagnosis.